International Journal of Wireless and Ad Hoc Communication
  IJWAC
  2692-4056
  
   10.54216/IJWAC
   https://www.americaspg.com/journals/show/1347
  
 
 
  
   2019
  
  
   2019
  
 
 
  
   Design and FPGA Implementation of Digital Frequency Modulation Receiver
  
  
   Faculty of Computer and Information, Mansoura university, Egypt
   
    Khadija
    Khadija
   
   Department of Mathematical Sciences, Faculty of Applied Science, Umm Al-Qura University, 21955 Makkah, Saudi Arabia
   
    Mohamed E.
    ..
   
   School of Computer Science, University of Petroleum and Energy Studies, Dehradun, 248001, India
   
    Sunil
    Kumar
   
  
  
   In this paper, we introduce the design of a digital frequency modulation receiver using FPGA. The main component in the design is digital phase locked loop (DPLL) which compensate any changes between the frequency and phase of the input modulated signal and the frequency and phase of numerically controlled oscillator.    The input to the receiver is 8-bit represents the sampled discrete time signal from the analog modulated received frequency modulation signal. The receiver is designed using Xilinx system generator and implemented on the FPGA board (Xilinx Vitrex-7 XC7VX550t board), works with 350 MHz and consumes 120 mW.  
  
  
   2022
  
  
   2022
  
  
   107
   116
  
  
   10.54216/IJWAC.040206
   https://www.americaspg.com/articleinfo/20/show/1347